Inte

# A Self-Balancing Switched Capacitor Multilevel Inverter Structure with Six-fold Gain Factor

P. Ajay Kumar<sup>1</sup>, K.S. Ravi Kumar<sup>2</sup>

<sup>1</sup>MTech Scholar, Department of Electrical and Electronics Engineering, MVGR College of Engineering, Vizianagaram, Andhra Pradesh, India <sup>2</sup>Associate Professor, Department of Electrical and Electronics Engineering, MVGR College of Engineering, Vizianagaram, Andhra Pradesh, India

**Abstract** - In this article, a novel self-balancing switched capacitor multilevel inverter structure with six-fold gain factor is proposed. This inverter's design calls for a single DC supply, 3 capacitors, and 14 switches to generate an output voltage with 13 levels. The power storage mechanism used by this inverter construction allows it to automatically balance itself by charging and discharging capacitors in series and parallel with a DC source. The proposed inverter does not require a back-end H-bridge, therefore each switch is not subjected to as much voltage stress as under a peak load. The result is a striking reduction in Total Blocking Voltage (TBV) from 88V<sub>dc</sub> to 33V<sub>dc</sub> and Maximum Blocking Voltage (MBV) from  $6V_{dc}$  to  $4V_{dc}$  for similar topologies and thus makes it a preferable choice for renewable energy applications. The proposed SBSCI topology modes of operation, capacitor design and control strategy are delineated. A thorough comparison with existing literature demonstrates the proposed topology's affordability and compactness. The performance and viability of the suggested topology are validated using the MATLAB/SIMULINK software.

\_\_\_\_\_\*\*\*\_\_\_\_\_

*Key Words*: Maximum Blocking Voltage (MBV), Self-Balancing Mechanism, Total Cost Function (TCF), Voltage gain, Self-Balancing Switched Capacitor Inverter (SBSCI).

## **1.INTRODUCTION**

Due to their better waveform nature and reduced switching voltage stress of each power switch, multilevel dc-ac power converters are currently the most widely used solution in industries for high-power applications with medium voltage levels. It significantly benefits applications requiring medium voltage and high power, such as those for electric vehicles and renewable energy sources. [1],[2]. MLIs have gained popularity because to their intrinsic advantages, which include lowering switching frequency, lowering switching stress, and improving voltage and current waveforms by decreasing harmonics [3]. Researchers from all around the world are paying close attention to the neutral point clamped (NPC), flying capacitor (FC), and cascaded H-bridge (CHB) inverters, which have already achieved commercial viability [4]. Although the MLIs being advantageous it also

suffers with some flaws like capacitors balancing issues and requirement of complex circuits in case of flying capacitor inverter (FC) and Neutral point clamped inverter (NPC). The cascaded H-bridge inverter (CHB) necessitates numerous DC supply's, increasing the system's size and cost. All of these conventional MLIs have one thing in common: they aren't capable of raising voltage. To address this issue for the researchers, switching capacitors are the best option. The switching capacitor topology-based MLI has become more prevalent in recent years [5].

\_\_\_\_\_

Up until this point, different switched capacitor topologies have mainly been used in single-phase systems, with the most popular variety being created by stacking switched capacitor topologies with an inverting H-bridge. The ac output voltage is produced by the H-bridge on the end side, while the circuit on the front side produces a range of dc levels. A traditional series/parallel switching capacitor dc/dc multilevel circuit, as well as its streamlined variant and an updated structure, are employed to power the H-bridge [9]. When an H-bridge is used, the switches are under more voltage stress. By using a different commonly utilized integrated circuit created by sandwiching a switching capacitor based multilevel converter circuit between two half bridges, it is possible to get beyond the restrictions of these topologies [6-8]. In [10], a modular switched capacitor topology was analyzed while keeping all of the benefits of switched capacitor topologies. Although [9-10] uses single dc source to attain 13-levels at the output but it provides with high switching stress across the switches that limits the topology to work for low power applications. Some topologies suffer with the least gain. However, some topologies that aim to increase high voltage levels are unable to reduce switching stress [10]. Some switched capacitor topologies requires auxiliary H-bridge for polarity generation [11]. The single source topology requires complex algorithms and voltage balancing auxiliary circuits in order to attain high power density. This causes the system's size and cost to grow. The literature analysis mentioned above provides room to develop a novel topology that possesses the following appealing qualities. An SBSCI topology with 13 levels and a six-fold gain factor is described in this article.

IRJET

International Research Journal of Engineering and Technology (IRJET)e-ISSN: 2395-0056Volume: 9 Issue: 10 | Oct 2022www.irjet.netp-ISSN: 2395-0072



Fig1: Proposed SBSCI topology

Some of the things that make it unique include the following:

- ✓ Voltages in a capacitor have a self-balancing tendency.
- Maximum Blocking Voltage across each switch is less that peak load voltage
- ✓ It employs 14 switches and three capacitors in a 1:2:2 ratios to generate an output voltage waveform with 13 levels.
- ✓ It has the capacity to increase the input voltage.
- ✓ The suggested structure responds to dynamic variations in load very well.
- ✓ This architecture's decreased switching stress makes it appropriate for medium and high power applications.

The arrangement of this document is as follows: the second segment describes the topology architecture and its operation. The modulation scheme and capacitance analysis are shown in Segment 3. The comparison of the suggested design with the existing designs is evaluated in segment 4. Segment 5 displays the findings of the planned topology validation and followed by conclusion in Segment 6.

# 2. PROPOSED TOPOLOGY DESIGN & OPERATING PRINCIPLE

#### 2.1 Circuit explanation:

The proposed innovative topology schematic diagram along with maximum blocking voltage along each switch can be seen in Fig1. It consists of 3 capacitors ( $C_1$ ,  $C_2$ , and  $C_3$ ), 14 switches ( $S_1$ – $S_{14}$ ), and a single DC source ( $V_{dc}$ ). Out of 14

switches, S<sub>9</sub> is the only one that is bidirectional. The switches maximum blocking voltage is lesser than the load maximum voltage. And the suggested design the capacitors get charged and discharged in the ratio of  $C_1: C_2: C_3 = 1v_{dc}: 2v_{dc}: 2v_{dc}$ . A battery or any other renewable energy source could serve as the intended topology DC power source. Switching pairs that are complementary to one another include (S<sub>2</sub>S<sub>3</sub>), (S<sub>8</sub>S<sub>10</sub>), (S<sub>11</sub>S<sub>12</sub>), and (S<sub>13</sub>S<sub>14</sub>).

#### 2.2 Operating Principle:

By assuming that each element in the suggested switched capacitor architecture is perfect, the analysis that follows is made simpler. As shown in Tab1 and Fig2, the proposed topology operation may be explained by thirteen states with distinct switching sequence that results in 13 levels at output. Tab1 contains a list of the suggested topology's legal switching combinations. In Tab1, the on and off states of the switches are indicated by "0" and "1," respectively. The symbols for the capacitor's charging, discharging, and idle states are  $\uparrow$ ,  $\downarrow$ , –.

State1.  $v_{dc} = 0$ 

The output voltage  $v_{dc} = 0$  can be achieved by activating switches S<sub>5</sub>, S<sub>10</sub>, S<sub>12</sub>, S<sub>14</sub>. Here Capacitor C<sub>1</sub>=C<sub>2</sub>=C<sub>3</sub> remains idle (-). It shown in the Fig2(G).

State2.  $v_{dc} = \pm 1$ 

The output voltage  $v_{dc} = \pm 1$  can be achieved by activating switches S<sub>1</sub>, S<sub>3</sub>, S<sub>4</sub>, S<sub>8</sub>, S<sub>11</sub>, S<sub>14</sub> for positive level and shown in Fig2(F) and capacitor C<sub>1</sub> gets charged. And by activating switches S<sub>1</sub>, S<sub>3</sub>, S<sub>5</sub>, S<sub>10</sub>, S<sub>12</sub>, S<sub>13</sub> for negative level and shown in Fig2(H) and capacitor C<sub>1</sub> gets charged.

#### State3. $v_{dc} = \pm 2$

The output voltage  $v_{dc} = \pm 2$  can be achieved by activating switches S<sub>2</sub>, S<sub>4</sub>, S<sub>5</sub>, S<sub>7</sub>, S<sub>8</sub>, S<sub>9</sub>, S<sub>11</sub>, S<sub>14</sub> for positive level and shown in Fig2(E) and capacitor C<sub>3</sub> gets charged and capacitor C<sub>1</sub> gets discharged. And by activating switches S<sub>2</sub>, S<sub>4</sub>, S<sub>5</sub>, S<sub>6</sub>, S<sub>9</sub>, S<sub>10</sub>, S<sub>12</sub>, S<sub>13</sub> for negative level and shown in Fig2(I) and capacitor C<sub>1</sub> gets discharged and C<sub>2</sub> gets charged.

State4.  $v_{dc} = \pm 3$ 

The output voltage  $v_{dc} = \pm 3$  can be achieved by activating switches S<sub>1</sub>, S<sub>3</sub>, S<sub>4</sub>, S<sub>6</sub>, S<sub>9</sub>, S<sub>11</sub>, S<sub>14</sub> for positive level and shown





Fig2: Positive and Negative half-cycle operating states along with zero state

in Fig2(D) and capacitor C<sub>3</sub> gets discharged and capacitor C<sub>1</sub> gets charged. And by activating switches S<sub>1</sub>, S<sub>3</sub>, S<sub>5</sub>, S<sub>7</sub>, S<sub>9</sub>, S<sub>12</sub>, S<sub>13</sub> for negative level and shown in Fig2(J) and capacitor C<sub>2</sub> gets discharged and C<sub>1</sub> gets charged.

State5.  $v_{dc} = \pm 4$ 

The output voltage  $v_{dc} = \pm 4$  can be achieved by activating switches S<sub>2</sub>, S<sub>4</sub>, S<sub>5</sub>, S<sub>6</sub>, S<sub>9</sub>, S<sub>10</sub>, S<sub>11</sub>, S<sub>14</sub> for positive level and shown in Fig2(C) and capacitor C<sub>1</sub>,C<sub>3</sub> gets discharged and capacitor C<sub>2</sub> gets charged. And by activating switches S<sub>2</sub>, S<sub>4</sub>, S<sub>5</sub>, S<sub>7</sub>, S<sub>8</sub>, S<sub>9</sub>, S<sub>12</sub>, S<sub>13</sub> for negative level and shown in Fig2(K)

and capacitor C<sub>1</sub>, C<sub>2</sub> gets discharged and C<sub>3</sub> gets charged.

State6.  $v_{dc} = \pm 5$ 

The output voltage  $v_{dc} = \pm 5$  can be achieved by activating switches S<sub>1</sub>, S<sub>3</sub>, S<sub>4</sub>, S<sub>6</sub>, S<sub>7</sub>, S<sub>10</sub>, S<sub>11</sub>, S<sub>14</sub> for positive level and shown in Fig2(B) and capacitor C<sub>2</sub>, C<sub>3</sub> gets discharged and capacitor C<sub>1</sub> gets charged. And by activating switches S<sub>1</sub>, S<sub>3</sub>, S<sub>5</sub>, S<sub>6</sub>, S<sub>7</sub>, S<sub>8</sub>, S<sub>12</sub>, S<sub>13</sub> for negative level and shown in Fig2(L) and capacitor C<sub>2</sub>, C<sub>3</sub> gets discharged and C<sub>1</sub> gets charged.

State7.  $v_{dc} = \pm 6$ 

The output voltage  $v_{dc} = \pm 6$  can be achieved by activating switches S<sub>2</sub>, S<sub>4</sub>, S<sub>6</sub>, S<sub>7</sub>, S<sub>10</sub>, S<sub>11</sub>, S<sub>14</sub> for positive level and shown in Fig2(A) and capacitor C<sub>1</sub>, C<sub>2</sub>, C<sub>3</sub> gets discharged. And by activating switches S<sub>2</sub>, S<sub>5</sub>, S<sub>6</sub>, S<sub>7</sub>, S<sub>8</sub>, S<sub>12</sub>, S<sub>13</sub> for negative level

and shown in Fig2(M) and capacitor  $C_1$  ,  $C_2,\ C_3$  gets discharged.

#### 2.3 Capacitor voltage Balancing Mechanism:

This subsection demonstrates the self-balancing mechanism of voltage across the capacitors. The most crucial component of the suggested switching capacitor architecture is the trio of the capacitors C<sub>1</sub>, C<sub>2</sub>, and C<sub>3</sub>, which charge when arranged in parallel to the input supply. During the voltage level  $\pm 1v_{dc}$ ,  $\pm 3v_{dc}$ ,  $\pm 5v_{dc}$  the capacitor C<sub>1</sub> gets charged to  $v_{dc}$ . During the voltage level C<sub>2</sub>  $+4v_{dc}$ ,  $-2v_{dc}$  and charges to  $2v_{dc}$  and during voltage level  $-4v_{dc}$ ,  $+2v_{dc}$  the capacitor C<sub>3</sub> charges to  $2v_{dc}$ . It is enlisted in Tab1 and depicted in Fig2. The capacitor C<sub>1</sub> gets arranged in series with source voltage to provide voltage level of  $\pm 2v_{dc}$ ,  $\pm 4v_{dc}$ ,  $\pm 6v_{dc}$ . At the same time the capacitor C2 gets discharged to produce voltage level of  $-3v_{dc}$ ,  $-4v_{dc}$ ,  $\pm 5v_{dc}$ ,  $\pm 6v_{dc}$ . And the capacitor C<sub>3</sub> gets discharged to produce voltage level of  $+3v_{dc}$ ,  $+4v_{dc}\pm 5v_{dc}\pm 6v_{dc}$ . The capacitors naturally achieve selfbalance using the series/parallel approach of charging and discharging them.

# 3. CAPACITANCE ANALYSIS & MODULATION SCHEME

#### 3.1 Capacitance Analysis:

Designing a switched capacitor multilevel inverter requires careful consideration of the capacitors' capacitance. Because the effectiveness of the inverter is impacted by the voltage fluctuations in the capacitor. Losses will increase if the



| Switching         | Switches              |                |                       |    |    |                       |    | Charging & Discharging |    |                 |                 |                 |                 |     |    |                |    |
|-------------------|-----------------------|----------------|-----------------------|----|----|-----------------------|----|------------------------|----|-----------------|-----------------|-----------------|-----------------|-----|----|----------------|----|
| States            | of Capacitors         |                |                       |    |    |                       |    |                        |    |                 |                 |                 |                 |     |    |                |    |
|                   | <b>S</b> <sub>1</sub> | S <sub>2</sub> | <b>S</b> <sub>3</sub> | S4 | S5 | <b>S</b> <sub>6</sub> | S7 | S8                     | S9 | S <sub>10</sub> | S <sub>11</sub> | S <sub>12</sub> | S <sub>13</sub> | S14 | C1 | C <sub>2</sub> | С3 |
| +6V <sub>dc</sub> | 0                     | 1              | 0                     | 1  | 0  | 1                     | 1  | 0                      | 0  | 1               | 1               | 0               | 0               | 1   | Ļ  | Ļ              | ↓  |
| +5V <sub>dc</sub> | 1                     | 0              | 1                     | 1  | 0  | 1                     | 1  | 0                      | 0  | 1               | 1               | 0               | 0               | 1   | ↑  | Ļ              | ↓  |
| +4V <sub>dc</sub> | 0                     | 1              | 0                     | 1  | 1  | 1                     | 0  | 0                      | 1  | 1               | 1               | 0               | 0               | 1   | Ļ  | ſ              | ↓  |
| +3V <sub>dc</sub> | 1                     | 0              | 1                     | 1  | 0  | 1                     | 0  | 0                      | 1  | 0               | 1               | 0               | 0               | 1   | Ŷ  | -              | ↓  |
| +2V <sub>dc</sub> | 0                     | 1              | 0                     | 1  | 1  | 0                     | 1  | 1                      | 1  | 0               | 1               | 0               | 0               | 1   | Ļ  | -              | ¢  |
| +1V <sub>dc</sub> | 1                     | 0              | 1                     | 1  | 0  | 0                     | 0  | 1                      | 0  | 0               | 1               | 0               | 0               | 1   | ↑  | -              | -  |
| 0                 | 0                     | 0              | 0                     | 0  | 1  | 0                     | 0  | 0                      | 0  | 1               | 0               | 0               | 0               | 1   | -  | -              | -  |
| -1V <sub>dc</sub> | 1                     | 0              | 1                     | 0  | 1  | 0                     | 0  | 0                      | 0  | 1               | 0               | 1               | 1               | 0   | Ŷ  | -              | -  |
| -2V <sub>dc</sub> | 0                     | 1              | 0                     | 1  | 1  | 1                     | 0  | 0                      | 1  | 1               | 0               | 1               | 1               | 0   | Ļ  | ſ              | -  |
| -3V <sub>dc</sub> | 1                     | 0              | 1                     | 0  | 1  | 0                     | 1  | 0                      | 1  | 0               | 0               | 1               | 1               | 0   | ſ  | Ļ              | -  |
| -4V <sub>dc</sub> | 0                     | 1              | 0                     | 1  | 1  | 0                     | 1  | 1                      | 1  | 0               | 0               | 1               | 1               | 0   | Ļ  | Ļ              | ¢  |
| -5V <sub>dc</sub> | 1                     | 0              | 1                     | 0  | 1  | 1                     | 1  | 1                      | 0  | 0               | 0               | 1               | 1               | 0   | 1  | Ļ              | ↓  |
| -6V <sub>dc</sub> | 0                     | 1              | 0                     | 0  | 1  | 1                     | 1  | 1                      | 0  | 0               | 0               | 1               | 1               | 0   | Ļ  | Ļ              | ↓  |

**Tab1:** Proposed 13SBSCI Topology switching states

capacitor's voltage ripple is greater, and vice versa. The maximum discharging duration, maximum load current, and power factor angle are additional elements that affect a capacitor's discharge values. Consequently, the discharging

quantity  $(\Delta q_c)$  of the capacitor is shown as

$$\Delta q_c = \int_{t_b}^{t_a} i_{max} \sin(2\pi f t - \emptyset) \, dt \qquad \text{equation 1}$$

Where  $I_{max}$  represents the highest load current, between the load voltage and current, there is a power factor angle ( $\phi$ ), the lower and upper bounds of each capacitor's discharging duration are (t<sub>a</sub>-t<sub>b</sub>), "f" indicates the fundamental frequency,  $\phi$  be the power factor angle between  $v_{dc}$  and  $i_{max}$ , the longest discharging period of the capacitors C<sub>1</sub>, C<sub>2</sub>, and C<sub>3</sub> are  $(t_2, t_9)(t_3, t_8)(t_3, t_8)$ .



**Fig3** States of charging and discharging of Capacitors along with modulation scheme for 13SBSCI topology



International Research Journal of Engineering and Technology (IRJET)e-ISSN: 2395-0056Volume: 9 Issue: 10 | Oct 2022www.irjet.netp-ISSN: 2395-0072



Fig4 Variation in capacitor value under various conditions

For the suggested 13-level topology  $t_1$ ,  $t_2$ ,  $t_3$ ,  $t_4$ ,  $t_5$ ,  $t_6$ ,  $t_7$ ,  $t_8$ ,  $t_9$ ,  $t_{10}$  are evaluated with help of Fig3 as follows:

$$\begin{aligned} t_1 &= \frac{\sin^{-1}(1/_6)}{2\pi f}, t_2 = \frac{\sin^{-1}(1/_3)}{2\pi f}, t_3 = \frac{\sin^{-1}(1/_2)}{2\pi f}, t_4 = \frac{\sin^{-1}(2/_3)}{2\pi f}, \\ t_5 &= \frac{\sin^{-1}(5/_6)}{2\pi f}, t_6 = \frac{\pi - \sin^{-1}(5/_6)}{2\pi f}, \\ t_7 &= \frac{\pi - \sin^{-1}(2/_3)}{2\pi f}, t_8 = \frac{\pi - \sin^{-1}(1/_2)}{2\pi f}, \\ t_9 &= \frac{\pi - \sin^{-1}(1/_3)}{2\pi f}, t_{10} = \frac{\pi - \sin^{-1}(1/_6)}{2\pi f} \end{aligned}$$
equation 2

If  $\Delta v_c$  percentage is the highest permitted voltage ripple, the ideal capacitance is given by

$$c_{opt} = \frac{\Delta q_c}{\Delta v_c * v_{dc}} \qquad \text{equation 3}$$

The ideal capacitance value under the resistive load (RL) condition can be stated as

$$c_{opt} \ge \frac{8}{2 * \pi * 50 * R_L * \Delta v_c} \qquad \text{equation 4}$$

It is obvious from equation (4) that the percentage of capacitor voltage ripple  $(\Delta v_c)$  for resistive loads (R<sub>L</sub>) is inversely proportional to the magnitude of the ideal capacitor. In order to the size of capacitor will reduces as any one of these factors increases and it is depicted in Fig4(a)(b).

For an inductive load (RL), the ideal capacitance value can be stated as

$$c_{opt} \ge \frac{i_{max}}{2 * \pi * 50 * (\Delta v_c) * v_{dc}} [\cos(0.8481 - \emptyset) - \sin\emptyset] \quad \text{equation 5}$$

It is obvious from equation (5) that the capacitance value of an inductive load is proportional to phase angle depicted in the Fig4(c). By increasing the value of capacitance the phase angle gets increases. Therefore power factor, switching frequency, and load resistance should be selected in such a way that the value of capacitance is selected. Therefore capacitor ripples should be in permissible limit. For the proposed topology the capacitor values are  $C_1=3300\mu f$ ,  $C_2=C_3=4700\mu f$ .

#### 3.2. Modulation Scheme:

There are numerous control mechanisms utilized for multilevel inverters. In this article, a straightforward multicarrier level-shifted PWM has been employed. By comparing the signals from 12 carriers (Cn) ( $e_1$ ,  $e_2$ ,.... $e_{12}$ ) with a sinusoidal signal ( $V_{ref}$ )., the switching pulse is determined. Each carrier's amplitude and frequency have the same peak to peak value. The modulation scheme for the proposed 13SBSCI is depicted in the Fig3.

#### 4. COMPARITIVE ASSESSMENT

Capacitors ( $N_{Capacitor}$ ), diodes ( $N_{Diodes}$ ), drivers ( $N_{Drivers}$ ), gain, maximum blocking voltage (MBV), switches, total standing voltage (TSV), and Total cost function (TCF) are compared to highlight the significance of the suggested 13SBSCI design. The findings of the comparison studies between the suggested 13SBSCI design and the existing topologies are displayed in TAB2. The comparisons used to assess the benefits of the suggested 13SBSCItopology primarily took into account the boosting ability, Total standing voltage (TSV), Maximum Blocking Voltage (MBV), and Total cost function (TCF). The Total Standing Voltage



| Reference | $N_{Switch}$ | N <sub>Diode</sub> | $N_{Capacitors}$ | N <sub>Drivers</sub> | N <sub>Sources</sub> | Gain(G) | TSV | N <sub>level</sub> | MBV | Cost<br>Function |
|-----------|--------------|--------------------|------------------|----------------------|----------------------|---------|-----|--------------------|-----|------------------|
|           |              |                    |                  |                      |                      |         |     |                    |     |                  |
| [6]       | 16           | 0                  | 4                | 16                   | 2                    | 3       | 34  | 13                 | 6   | 10.76            |
| [7]       | 14           | 0                  | 2                | 11                   | 2                    | 2       | 32  | 13                 | 6   | 9.07             |
| [8]       | 11           | 0                  | 1                | 10                   | 2                    | 2       | 38  | 13                 | 6   | 9.23             |
| [9]       | 19           | 0                  | 5                | 19                   | 1                    | 6       | 39  | 13                 | 6   | 6.30             |
| [10]      | 29           | 0                  | 5                | 29                   | 1                    | 6       | 88  | 13                 | 6   | 11.61            |
| [11]      | 14           | 2                  | 4                | 14                   | 2                    | 6       | 34  | 13                 | 6   | 10.46            |
| Proposed  | 14           | 0                  | 3                | 14                   | 1                    | 6       | 33  | 13                 | 4   | 4.92             |

TAB2 Comparative Assessment of 13SBSCI topology with current literatures

(TSV) can be calculated as the summation of maximum voltage stress across the each individual switches. The cost function (CF) of an inverter is described as:

$$TCF = \frac{N_{Switches} + N_{Diodes} + N_{Capacitors} + N_{Drivers} + \beta(TSV)}{N_{Level}} * N_{Source}$$
 equation 6

The weight factor, which is equal to the importance of switching components, is denoted by the symbol ( $\beta$ ). TAB2 compares switched capacitor topologies with various voltage gains at the same voltage levels. The design cost of the inverters is increased by the topology [10]'s extensive use of semiconductor components, which also raises the overall standing voltage. On the other hand, there are fewer switches in the topologies [7] [8] that are put under more strain than the source voltage. To offset the output voltage rise by a factor of six, the total cost function (TCF) is high.

This is an important factor to take into account because the Maximum blocking voltage of the switch is six times larger in [6-11] designs. The required voltage level, according to [9][10], can only be reached employing several capacitors in its construction. The design described in [11] uses several diodes, which raises count of semiconductors usage and raises losses, which is another important concern. In some topologies [6-11] the maximum blocking voltage (MBV) is high which limits to low power applications. Fig5 depicts the comparison assessment of 13SBSCI topology with current literature in terms of component count in Fig5(a), Total cost function (TCF) and TBV in Fig5(b), and gain &MBV in Fig5(c).

#### **5. RESULTS AND DISCUSSION**

Using the values listed in TAB3, MATLAB/Simulink tools have been utilized to simulate the proposed 13SBSCI design. In dynamic conditions, the proposed switching capacitor topology was tested. Inductive-resistive load configuration output waveform is shown in Fig. 6.



Fig5 Comparative Assessment of 13SBSCI topology with current literatures



| Parameters                                                | Specification            |
|-----------------------------------------------------------|--------------------------|
| Source voltage                                            | 40V                      |
| Switching-Frequency                                       | 2500 Hz, 5000 Hz         |
| RL Load (R <sub>0</sub> +R <sub>L</sub> )                 | 40Ω+50mH, 40Ω, 40Ω+150mH |
| Fundamental frequency $f_0$                               | 50Hz                     |
| Capacitors C <sub>1</sub> ,C <sub>2</sub> ,C <sub>3</sub> | 3300uF, 4700uF, 4700uF   |
| Power Switches                                            | IGBT                     |
| Voltage ripple ( $\Delta v_c$ )                           | 5%                       |

TAB3 Parameters for simulation

It is discovered that the load voltage is six times more than the supply voltage when it reaches its maximum. And the waveform of the output voltage in Fig6 illustrates that the design is attached at a load  $40\Omega+50$ mH. In this waveform the capacitor C<sub>1</sub> charges to 40V as source voltage and capacitors C<sub>2</sub>, C<sub>3</sub> charges to 80V from where natural voltage balancing process will occurs under steady state.



Fig6 Waveform of output voltage and current under steady state condition along with capacitor voltages



Fig7 waveform of proposed 13SBSCI topology under change in Modulation Index

Fig. 7 illustrates designed topology can function with a range of M.I values (1, 0.75, and 0.50). This enables the planned inverter to have a different number of output levels. Furthermore, in reaction to shifting M.I. values, the output waveform and amplitude change. There are thirteen output levels initially, then eleven, and finally seven. As a result, the proposed SBSCI topology works appreciably for various M.Is. Fig8 depicts the designed topology total harmonic distortion (THD) percentage in current and voltage outputs under various level shift control scheme.





Fig. 9 shows how the intended architecture can function with changing in the load. There have been reports that the 13-level is generated by the suggested 13SBSCI architecture with a six-fold increase in step potential from the input voltage. Here system is first operated with  $40\Omega$ +50mH, second it is operated at  $40\Omega$ , and third it is operated at  $40\Omega$ +150mH. As a result, the proposed 13SBSCI works well for step change in load. From Fig10 it illustrates that the designed topology workability under frequency variation of

2500 Hz for 5 cycles and 5000 Hz for next 5 cycles with output voltage, current and trio capacitors output voltage.



Fig9 Proposed topology workability under step change in load



Fig10 Frequency change form 2500 Hz to 5000 Hz of proposed 13SBSCI topology

From Fig11 it depicts that the switching stress voltage across each switched used in designed 13SBSCI topology. The maximum blocking voltage in proposed SBSCI structure is just four times the source voltage. The proposed architecture can therefore be used in high power applications. The aforementioned scenarios demonstrate the suggested switched capacitor topology's superior responsiveness.



Fig11 Switching stress of proposed 13SBSCI topology

### **6. CONCLUSION**

The topology discussed in this study is a low switch-count, boost-capable, self-voltage-balanced 13-level SBSCI topology. The suggested architecture uses only 14 switches to generate thirteen levels and boosts the output to 6 times from one DC supply. When compared to other switched capacitor topologies that have been previously published, the proposed topology displays a lower TSV and MBV. A detailed investigation of performance comparisons showed that the proposed switched capacitor topology outperforms comparable prior-art. The enhanced voltage boosting capabilities also makes the topology suitable for renewable energy applications. The results of the simulation confirmed the circuit's functionality and showed voltage boosting capability for wide range of M.Is, good voltage and current regulation for load and frequency variation, and reduced switching stress. The proposed switched capacitor topology offers strong structural and functional benefits for high voltage applications.

### REFERENCES

- [1] P. R. Bana, K. P. Panda, R. T. Naayagi, P. Siano, and G. Panda, "Recently developed reduced switch multilevel inverter for renewable energy integration and drives application: Topologies, comprehensive analysis and comparative evaluation," *IEEE Access*, vol. 7, pp. 54888– 54909, 2019.
- [2] B. P. Reddy, M. A. Rao, M. Sahoo, and S. Keerthipati, "A fault-tolerant multilevel inverter for improving the performance of a pole-phase modulated nine-phase induction motor drive," *IEEE Trans. Ind. Electron.*,vol. 65, no. 2, pp. 1107–1116, Feb. 2018.
- [3] J. S. M. Ali and V. Krishnaswamy, "An assessment of recent multi-level inverter topologies with reduced power electronics components for renewable

applications," *Renew. Sustain. Energy Rev.*, vol. 82, no. 3,pp. 3379–3399, Feb. 2018.

#### BIOGRAPHIES

- [4] M. Vijeh, M. Rezanejad, E. Samadaei, and K. Bertilsson, "A general review of multilevel inverters based on main sub-modules: Structural point of view," in IEEE Transactions on Power Electronics, vol. 34, no. 10, pp. 9479–9502, Oct. 2019.
- [5] Jena, Kasinath, Chinmoy Kumar Panigrahi, and Krishna Kumar Gupta. "A 6X-Voltage-Gain 13-Level Inverter With Self-Balanced Switched-Capacitors." CPSS Transactions on Power Electronics and Applications 7, no. 1, pp.94-102, 2022.
- [6] T. Roy, P. K. Sadhu, and A. Dasgupta, "Cross-Switched Multilevel Inverter Using Novel Switched Capacitor Converters," *IEEE Trans. Ind. Electron.*, vol. 66, no. 11, pp. 8521–8532, Nov. 2019.
- [7] E. Samadaei, M. Kaviani, and K. Bertilsson, "A 13-levels Module (K-Type) with two DC sources for Multilevel Inverters," *IEEE Trans. Ind. Electron.*, vol. 66, no. 7, pp.5186-5196, 2018.
- [8] M. D. Siddique, S. Mekhilef, A. Sarwar, A. Alam, and N. M. Shah, "Dual asymmetrical dc voltage source based switched capacitor boost multilevel inverter topology," *IET Power Electron.*, vol. 13, no. 7, pp. 1481–1486, 2020.
- [9] Y. Hinago and H. Koizumi, "A switched-capacitor inverter using series/parallel conversion with inductive load," *IEEE Trans. Ind. Electron.*, vol. 59, no. 2, pp. 878– 887, Feb. 2012.
- [10] A. Taghvaie, J. Adabi, and M. Rezanejad, "A Self-Balanced Step-Up Multilevel Inverter Based on Switched-Capacitor Structure," *IEEE Trans. Power Electron.*, vol. 33, no. 1, pp. 199–209, Jan 2018.
- [11] T. Roy and P. K. Sadhu, "A Step-Up Multilevel Inverter Topology Using Novel Switched Capacitor Converters with Reduced Components," *IEEE Trans. Ind. Electron.*, vol. 68, no. 1, pp. 236–247, Jan. 2021.

| "P. Ajay Kumar has received<br>his Bachelor of Technology<br>degree in Electrical &<br>Electronics Engineering from<br>MVGR College of Engineering,<br>India in 2020. He is currently<br>pursuing final year in Master<br>of Technology in the<br>specialization of Power<br>Systems, MVGR College of<br>Engineering, Andhra<br>Pradesh, India."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "K S RAVI KUMAR (M'20)<br>was born in Kharagpur India<br>on April 18, 1977. He did his<br>B. Tech degree in Electrical<br>engineering in SVHCE,<br>Nagarajuna University,<br>Machilipatnam, A.P, India, in<br>1999, did his M.Tech degree<br>in control systems from NIT<br>Kurukshetra in 2002.<br>Presently he is pursuing his<br>PhD in Electrical<br>Engineering, at KL<br>University, Guntur, A.P., India<br>since 2015. He is also<br>working in MVGR College of<br>engineering, Vizianagaram,<br>A.P., India since 2002,<br>presently as Associate<br>Professor. His Research<br>Interests are in the area of<br>Bidirectional DC-DC<br>Converters in Power<br>Electronics, Electric Vehicles,<br>Embedded Controllers and<br>Artificial Intelligence.<br>Mr.Kalamchety was a<br>member of IET since 2017.<br>He is also a member of IEEE.<br>He has around 8<br>International Journals and 19<br>International Journals and 19<br>International Conference<br>Publications and 3 Indian<br>patents published to his<br>credit." |